ECE 4750 Computer Architecture

Topic 1: Fundamental Processor Concepts

http://www.csl.cornell.edu/courses/ece4750
School of Electrical and Computer Engineering
Cornell University

revision: 2022-09-28-00-11

List of Problems

1 Understanding Assembly Code 2
   1.A Mystery Function #1 .................................................. 2
   1.B Mystery Function #2 .................................................. 2
   1.C Mystery Function #3 .................................................. 4

2 Comparing CISC, RISC, and Stack ISAs 5
   2.A x86 CISC ISA ....................................................... 5
   2.B RISC-V ISA with Direct Translation .............................. 6
   2.C RISC-V ISA with Optimized Translation ......................... 7
   2.D Simple Stack-Based ISA ............................................ 7
   2.E Comparison of ISAs ................................................ 9
Problem 1. Understanding Assembly Code

In this problem, you will explore two different unknown functions implemented using TinyRV1 assembly. For both problems, you can assume the standard RISC-V calling convention. Recall that this means that arguments are passed in registers x11–x17, the return value is stored to x10, and the return address is stored in x1. x5–x7, x28– are used as temporary registers. The instruction semantics for the TinyRV1 instruction set are included in an appendix for your reference. As in lecture, you can assume that any array lengths given as an input to the function are greater than zero.

Part 1.A Mystery Function #1

Consider the following unknown function. Write a C function that clearly represents the functionality of this assembly sequence.

```
loop:
    lw  x5, 0(x12)
    mul x5, x5, x15
    lw  x6, 0(x13)
    add x6, x6, x5
    sw  x6, 0(x11)
    addi x11, x11, 4
    addi x12, x12, 4
    addi x13, x13, 4
    addi x14, x14, -1
    bne x14, x0, loop
    jr  x1
```

Part 1.B Mystery Function #2

Consider the following unknown function. Write a C function that clearly represents the functionality of this assembly sequence.
loop:
  lw    x5, 0(x13)
  slli  x5, x5, 2
  add   x6, x12, x5
  lw    x7, 0(x6)
  sw    x7, 0(x11)
  addi  x11, x11, 4
  addi  x13, x13, 4
  addi  x14, x14, -1
  bne   x14, x0, loop
  jr    x1
Part 1.C Mystery Function #3

Consider the following unknown function. Write a C function that clearly represents the functionality of this assembly sequence.

```
addi x10, x0, 0

loop:
  lw x6, 0(x12)
  bne x6, x0, foo
  jal x0, bar

foo:
  sw x6, 0(x11)
  addi x11, x11, 4
  addi x10, x10, 1

bar:
  addi x12, x12, 4
  addi x13, x13, -1
  bne x13, x0, loop

jr x1
```
Problem 2. Comparing CISC, RISC, and Stack ISAs

In this problem, your task is to compare three different ISAs: x86 is an extended accumulator, CISC architecture with variable-length instructions; MIPS32 is a load-store, RISC architecture with fixed-length instructions; and we will also look at a simple stack-based ISA with variable-length instructions.

Part 2.A x86 CISC ISA

Consider the following C code which takes an array pointer (aptr) and the number of elements (size) as inputs, and then adds one to each of the elements in the array.

```c
void array_increment( int* aptr, int size )
{
    int i;
    for ( i = 0; i < size; i++ )
        aptr[i] = aptr[i] + 1;
}
```

The loop in the above C function might compile to the following assembly code. This assembly fragment is just for the loop; it excludes the code required for managing the stack and for returning from the function. On entry to this code, register edx contains aptr and register ecx contains size.

```assembly
xor eax, eax
jmp L1
loop: inc [edx+eax*4]
inc eax
L1:  cmp eax, ecx
jl  loop
```

Spend some time understanding how the assembly code implements the C code. The meanings and instruction lengths of the instructions used above are given in Figure 1. A register specifier uses a r prefix, a register value is denoted as R[specifier] and a memory value is denoted as M[address].

Notice that there are two versions of the inc instruction: a register-register version and a memory-memory version with a more sophisticated addressing mode. The jl instruction implements a conditional jump by using the SF and OF condition flags. These condition flags are set by the instruction preceding the jump based on the result of the computation. Some instructions, such as the cmp instruction, perform a computation and set the condition flags, but do not return any result. The OF condition flag indicates overflow and is set if the result exceeds the positive or negative limit of the number range. The SF condition flag indicates the sign of the result and is set if the result is negative (less than zero). Thus the jl instruction implements a jump if less than operation by checking to see if SF ≠ OF.

How many bytes are in the x86 program? How many bytes of instructions need to be fetched if size is 16? Assuming 32-bit data values, how many bytes of data need to be loaded from the data memory? How many bytes need to be stored to the data memory? Show your work.
**Figure 1: x86 ISA Subset**

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Operation</th>
<th>Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>cmp rs1, rs2</td>
<td>( temp \leftarrow R[rs1] - R[rs2] ) SF \leftarrow \text{sign bit of } temp ) OF \leftarrow \text{overflow of } temp</td>
<td>2 bytes</td>
</tr>
<tr>
<td>inc rt</td>
<td>( R[rt] \leftarrow R[rt] + 1 )</td>
<td>1 byte</td>
</tr>
<tr>
<td>inc [rs1+rs2*imm]</td>
<td>( temp \leftarrow R[rs1] + (R[rs2] \times \text{imm}) ) ( M[temp] \leftarrow M[temp] + 1 )</td>
<td>4 bytes</td>
</tr>
<tr>
<td>jl label</td>
<td>if (SF \neq OF) jump to the address specified by label</td>
<td>2 bytes</td>
</tr>
<tr>
<td>jmp label</td>
<td>jump to address specified by label</td>
<td>2 bytes</td>
</tr>
<tr>
<td>xor rt, rs1</td>
<td>( R[rt] \leftarrow R[rt] \oplus R[rs1] )</td>
<td>2 bytes</td>
</tr>
</tbody>
</table>

**Figure 2: Direct Translation from x86 to RISC-V**

<table>
<thead>
<tr>
<th>Label</th>
<th>x86 Instruction</th>
<th>Equivalent TinyRV2 Instruction Sequence</th>
</tr>
</thead>
<tbody>
<tr>
<td>xor eax, eax</td>
<td></td>
<td></td>
</tr>
<tr>
<td>jmp L1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>loop: inc [edx+eax*4]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>inc eax</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L1: cmp eax, ecx</td>
<td></td>
<td></td>
</tr>
<tr>
<td>jl loop</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Part 2.B RISC-V ISA with Direct Translation**

Create a table similar to the one in Figure 2, and translate each of the x86 instructions into one or more TinyRV2 instructions. You should use the minimum number of instructions to translate each x86 instruction, but you should not do any optimization across x86 instructions. Ultimately, the direct translation of all of the x86 instructions should result in a TinyRV2 program that when executed would achieve the same result as the original x86 code. This means that you need to use the appropriate RISC-V registers in each translation so that the RISC-V program functions correctly. On entry to the RISC-V code, assume register x10 contains aptr and register x11 contains size. If necessary, use x5, x6, and x7 for temporaries. Do not use any RISC-V pseudo-instructions. For example, do not use li, la, j since these pseudo-instructions can turn in a variable number of real instructions based on the context. We want to better understand the cycle-level execution of the code, and thus we need to focus on the real instructions that need to be executed.

How many bytes are in the TinyRV2 program using your direct translation? How many bytes of instructions need to be fetched if size is 16? Assuming 32-bit data values, how many bytes of data need to be loaded from the data memory? How many bytes need to be stored to the data memory? Show your work.
Part 2.C RISC-V ISA with Optimized Translation

Write an optimized TinyRV2 assembly program that implements the array_increment function from the previous section. In lecture, we discussed how we will often assume that the length of arrays is always greater than one. To enable a fair comparison for this problem, we will not make this assumption. Your assembly code will need to verify that the size is greater than zero before starting to work on the input array. On entry to the RISC-V code, assume register $x10$ contains $aptr$ and register $x11$ contains $size$. If necessary, use $x5$, $x6$, and $x7$ for temporaries. You do not need to worry about the instructions required to return from the function (i.e., the jr/jalr instruction). As in the previous problem, you should not use pseudo-instructions.

Note that there are more efficient ways than simply translating each individual x86 instruction directly into TinyRV2 instructions. Try to optimize your code so that it minimizes register usage, static instructions, and/or the number of instructions fetched. You can assume the microarchitecture is fully bypassed. Obvious optimization approaches to consider are using software scheduling to avoid load-use stalls and more efficiently managing the loop control and array addressing. The arguments to the array_increment function are passed by value, which means that the values in $x10$ and $x11$ do not need to be preserved; you are free to overwrite these values. Your solution should contain commented assembly code and an explanation of your optimizations.

How many bytes are in your TinRV2 program? How many bytes of instructions need to be fetched if $size$ is 16? You do not need to count instructions which are fetched but then later squashed! Assuming 32-bit data values, how many bytes of data need to be loaded from the data memory? How many bytes need to be stored to the data memory? Show your work.

Part 2.D Simple Stack-Based ISA

In a stack-based architecture, all instructions operate on an architecturally visible hardware stack. Some number of items at the top of the stack are kept in fast hardware registers, while the rest of the conceptually infinite stack is kept in a special portion of memory. Stack-based architectures were popular in the 1960’s with the Burroughs B5000 computer serving as a classic example. This kind of architecture is convenient for expression evaluation, subroutine calls, recursion, and compiling for some important high-level languages such as ALGOL. Stack-based architectures fell out of favor in the late 1970’s, but there has been some recent interest owing to the stack-based nature of Java’s intermediate bytecode representation. Figure 3 defines a simple stack-based ISA that we will use in this part. The semantics of each instruction are defined in terms of push and pop operations: $\text{pop } v$ means pop the top of the stack and store it in variable $v$, and $\text{push } v$ means push the variable $v$ onto the stack. Note that $v$ is not part of the architecture nor the microarchitecture – it is simply a notational construct to help define the instruction semantics. A memory value is denoted as $M[address]$.

All values are 32-bit. In our simple stack-based ISA, only the $\text{pushm}$ and $\text{popm}$ instructions access memory; all other instructions remove zero, one, or two operands from the stack and replace them with the result (if there is one). The $\text{swap}$ instruction is special since it essentially reads two values from the top of the stack and writes two values onto the top of the stack in one instruction. The opcodes are encoded in a single byte. Notice that in this ISA, $\text{push1}$ only handles an 8-bit immediate that is sign extended to 32 bits when written to the top of the stack. The instruction and memory addresses are four bytes.
### Instruction Operation Length

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Operation</th>
<th>Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>add</td>
<td>pop v0; pop v1; push v1 + v0</td>
<td>1 byte</td>
</tr>
<tr>
<td>bgtz label</td>
<td>pop v; if v &gt; 0, jump to address specified by label; else, continue with next instruction</td>
<td>5 bytes</td>
</tr>
<tr>
<td>dup</td>
<td>pop v; push v; push v</td>
<td>1 byte</td>
</tr>
<tr>
<td>goto label</td>
<td>jump to address specified by label</td>
<td>5 bytes</td>
</tr>
<tr>
<td>pushi imm</td>
<td>push sext(imm)</td>
<td>2 byte</td>
</tr>
<tr>
<td>pushm</td>
<td>pop addr; push M[addr]</td>
<td>1 byte</td>
</tr>
<tr>
<td>popm</td>
<td>pop v; pop addr; M[addr] ← v</td>
<td>1 byte</td>
</tr>
<tr>
<td>sub</td>
<td>pop v0; pop v1; push v1 - v0</td>
<td>1 byte</td>
</tr>
<tr>
<td>swap</td>
<td>pop v0; pop v1; push v0; push v1</td>
<td>1 byte</td>
</tr>
</tbody>
</table>

**Figure 3: Simple Stack-Based ISA**

<table>
<thead>
<tr>
<th>Contents of Stack</th>
<th>Access Stack Memory?</th>
<th>Label</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>aptr; size</td>
<td></td>
<td>goto L1</td>
<td></td>
</tr>
<tr>
<td>aptr; size</td>
<td></td>
<td>loop:</td>
<td>...</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>add rest of instrs here</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>...</td>
</tr>
<tr>
<td>aptr; size</td>
<td>Y</td>
<td>L1:</td>
<td>dup</td>
</tr>
<tr>
<td>aptr; size; size</td>
<td>Y</td>
<td></td>
<td>bgtz loop</td>
</tr>
</tbody>
</table>

**Figure 4: array_increment Loop Implemented with Stack-Based ISA**

The microarchitecture assumed for this problem implements the top of the stack with two 32-bit registers and the remainder of the stack is stored in a special stack memory. We call these two 32-bit registers the top-of-stack (TOS) registers (the Burroughs B5000 also had two TOS registers). If there are two or more items on the stack and the program pushes another item on the stack, then the microarchitecture will take care of writing one item from the TOS registers to the special memory. If there are more than two items on the stack and the program pops one item from the stack, then the microarchitecture will take care of reading one item from the special memory into the TOS registers. To be more precise, assume an instruction pops n items (0 < n) at the beginning of its execution and pushes m items at the end of its execution. For our simple stack-based instruction set, 0 ≤ n ≤ 2 and 0 ≤ m ≤ 2 for all instructions. If n < m and the final stack size is greater than two, the microarchitecture will need to write some number of items from the TOS registers to the special stack memory. If n > m and the initial stack size is greater than two, the microarchitecture will need to read some number of items from the special stack memory into the TOS registers. If n = m, then there is no need to access the special stack memory regardless of the current stack size; in this case, the pushes and pops necessary to implement the instruction can simply be done by accessing the TOS registers. In other words, the pushm, swap, and goto instructions never need to access the special stack memory since n = m, while all other instructions may access the special stack memory depending on the current stack size.
Translate the array_increment loop from Part 2.A to our simple stack-based ISA. On entry to the code, assume that the top of the stack contains size and the second entry in the stack contains the aptr. To show your translation, create a table like the one shown in Figure 4. Explicitly track what is in the stack before the execution of each instruction, and note on which instructions the microarchitecture will need to perform some number of access to the stack memory. To get you started, a portion of the translation is already shown in Figure 4.

How many bytes are in the stack-based program? How many bytes of instructions need to be fetched if size is 16? Assuming 32-bit data values, how many bytes of data need to be loaded from the data memory? How many bytes need to be stored to the data memory? How many instructions will result in some kind of access to the special stack memory? If the microarchitecture used eight TOS registers, how many instructions would result in some kind of access to the special stack memory? Show your work.

Part 2.E Comparison of ISAs

Given the results from the first four parts as a starting point, make a compelling argument for which ISA will result in smallest static code size and fewest dynamically fetched instruction bytes on a broader selection of common programs. While you certainly should summarize the results from the first three parts, your analysis should not be purely based on these results. Consider how these initial results can be extrapolated to other programs. Do not factor in memory traffic or performance; your argument should be purely based on static code size and number of bytes of instructions that need to be fetched.
### Appendix A: TinyRV1 Instruction Set

<table>
<thead>
<tr>
<th>Assembly Syntax</th>
<th>Semantics</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>add</code> rd, rs1, sr2</td>
<td>$R[rd] \leftarrow R[rs1] + R[rs2]$</td>
</tr>
<tr>
<td><code>addi</code> rd, rs1, imm</td>
<td>$R[rd] \leftarrow R[rs1] + \text{sext(imm)}$</td>
</tr>
<tr>
<td><code>mul</code> rd, rs1, rs2</td>
<td>$R[rd] \leftarrow R[rs1] \times R[rs2]$</td>
</tr>
<tr>
<td><code>lw</code> rd, imm(rs1)</td>
<td>$R[rd] \leftarrow M_{4B}[R[rs1] + \text{sext(imm)}]$</td>
</tr>
<tr>
<td><code>sw</code> rs2, imm(rs1)</td>
<td>$M_{4B}[R[rs1] + \text{sext(imm)}] \leftarrow R[rs2]$</td>
</tr>
<tr>
<td><code>jal</code> rd, imm</td>
<td>$R[rd] \leftarrow PC + 4; PC \leftarrow PC + \text{sext(imm)}$</td>
</tr>
<tr>
<td><code>jr</code> rs1</td>
<td>$PC \leftarrow R[rs1]$</td>
</tr>
<tr>
<td><code>bne</code> rs1, rs2, imm</td>
<td>if ( $R[rs1] \neq R[rs2]$ ) $PC \leftarrow PC + \text{sext(imm)}$ else $PC \leftarrow PC + 4$</td>
</tr>
</tbody>
</table>

$R[i] =$ value of register $i$; $M[ma]$ = value of memory address $ma$; $PC =$ program counter; $\text{sext} =$ sign extend; assume all instructions include $PC \leftarrow PC + 4$ unless otherwise specified.