# On-Chip Optical Interconnect Roadmap: Challenges and Critical Directions

Mikhail Haurylau, *Associate Member, IEEE*, Guoqing Chen, Hui Chen, Jidong Zhang, Nicholas A. Nelson, *Student Member, IEEE*, David H. Albonesi, *Senior Member, IEEE*, Eby G. Friedman, *Fellow, IEEE*, and Philippe M. Fauchet, *Fellow, IEEE* 

Abstract—Intrachip optical interconnects (OIs) have the potential to outperform electrical wires and to ultimately solve the communication bottleneck in high-performance integrated circuits. Performance targets and critical directions for ICs progress are yet to be fully explored. In this paper, the International Technology Roadmap for Semiconductors (ITRS) is used as a reference to explore the requirements that silicon-based ICs must satisfy to successfully outperform copper electrical interconnects (IEs). Considering the state-of-the-art devices, these requirements are extended to specific IC components.

*Index Terms*—Integrated optoelectronic circuits, optoelectronics, optical interconnects (ICs), silicon photonics.

# I. INTRODUCTION

The communications bottleneck is identified as one of the grand challenges in the progress of silicon computation.<sup>1</sup> While individual logic elements have become significantly faster, computational speed is limited by the communication between different parts of a processor. Optical interconnects (OIs) can provide a solution to the communication bottleneck by replacing electrical wires with faster optical waveguides [1].

Three levels of interconnects can be identified: 1) boardto-board; 2) chip-to-chip; and 3) intrachip. While OIs on the backplane and interchip levels are actively under development now [2], whether intrachip OIs are feasible remains an open question. To support the sufficient density of interconnections and integration with CMOS processing, OIs should be monolithically fabricated using CMOS compatible silicon-based materials and processes. Until recently, such devices did not exist.

Over the past few years, significant progress has been made in the development of silicon-based building blocks for on-chip OIs, including light sources [3], [4], [5], waveguides [6], modulators [7], [8], and detectors [9], [10]. While some predictions have been made [11], [12], there is as yet no clear performance specifications for intrachip optical components to effectively replace electrical interconnects (EIs) [13].

In this paper, the International Technology Roadmap for Semiconductors (ITRS) is used to predict the EI performance,

Manuscript received December 24, 2005; revised May 30, 2006. This work was supported by the National Science Foundation under Grant CCR-0304574.

M. Haurylau, G. Chen, H. Chen, J. Zhang, N. A. Nelson, E. G. Friedman, and P. M. Fauchet are with the Department of Electrical and Computer Engineering, University of Rochester, Rochester, NY 14627 USA (e-mail: haurylau@ece.rochester.edu).

D. H. Albonesi is with the Department of Electrical and Computer Engineering, Cornell University, Ithaca, NY 14853 USA.

Digital Object Identifier 10.1109/JSTQE.2006.880615

<sup>1</sup>[Online]. Available: http://public.itrs.net/

as a target for OI requirements.<sup>1</sup> From an analysis of parameters such as delay, bandwidth density, and power consumption, the requirements for individual OI components are identified. While the delay is an important metric for interconnect performance, the power and area budgets are as important for determining system performance. Our paper also identifies OI weaknesses and missing components.

Finally, it is important to differentiate between *local* and *global* intrachip interconnects. Local interconnects have a delay of less than one clock cycle, while global interconnects typically take longer than one or two clock cycles. Local interconnects are used for short-distance communication and comprise the majority of on-chip wires. While there are fewer global interconnects, these links are no less important. Improving the performance of a small number of critical global links can significantly enhance the total system performance. Section II shows that OIs are better suited for long-distance communications. Therefore, a comparison between electrical and optical *global* interconnects is the primary focus of this paper.

# II. EIs ROADMAP

Modern on-chip EIs utilize copper wires surrounded by a lowk dielectric to transmit a signal [14]. Long wires used for global interconnects tend to exhibit higher RC time constants, which increases the interconnect delay, transition time, and crosstalk noise. In submicrometer CMOS technologies, repeaters [15] (or electrical signal amplifiers) are widely used to break long wires into smaller parts, as shown in Fig. 1(a). Repeaters drive smaller individual wire segments, thereby reducing the overall interconnect delay and making the overall delay linear with line length rather than quadratic. The delay due to the wires becomes smaller when the number of repeaters increases, but there is a delay and power penalty associated with the repeater circuitry. Therefore, for a fixed interconnect geometry, there exists an optimal repeater size and spacing to achieve a minimum delay [16]. In the following discussion, only EIs with optimized repeaters are considered.

When modeling metal wire interconnects operating at multigigahertz clock rates, it is important to consider three impedance characteristics of the wire—resistance, capacitance, and inductance. In this paper, an *RLC* interconnect with equally spaced repeaters is examined for different technology nodes.<sup>1</sup> Three degrees of freedom—the wire width, and the number and size of the repeaters—are explored to determine the minimum signal propagation delay. The delay model for the interconnect is an



Fig. 1. (a) Circuit schematic of the EI system. (b) Block diagram of the OI system.



Fig. 2. Propagation delay of EI at different technology nodes versus normalized interconnect width.

extension of work described in [17] and includes the effects of repeater output capacitance and input signal transition time.

Two of the main parameters characterizing on-chip interconnects are the propagation delay and the interconnect bandwidth density. The EI delay can be reduced by increasing the interconnect width at the expense of a smaller bandwidth density. In Fig. 2, the minimum EI delay per unit length is plotted as a function of wire width for different technology nodes. Note that technology scaling has insignificant effect on the delay of an interconnect with an optimal number of repeaters. The minimum achievable interconnect delay remains effectively fixed at approximately 20 ps/mm when technology scales from 90 nm (year 2004) to 22 nm (year 2016). Here, the maximum bit rate for a single interconnect is assumed to be the clock rate. With this assumption, the bandwidth density increases due to the smaller wire pitch and higher clock rate.

There are two major strategies for designing interconnects. Bandwidth density optimized interconnects utilize minimumsized wires but exhibit a large RC impedance. Delay optimized interconnects sacrifice bandwidth density in favor of lower delay by using wider wires. OIs are likely to initially benefit global interconnections, as EI-based global interconnects are typically delay-limited. Therefore, only delay-optimized EIs are considered for comparison with OIs. The estimated power consumption per unit length for delay-optimized EIs with optimal repeaters is of the order of 1 mW/mm and is expected to slowly increase [12].

From this analysis, technology scaling is not expected to significantly change the EI delay; however, the EI bandwidth density is expected to increase with time. Therefore, progress in OIs must recognize that the performance of intrachip EIs is a moving (and improving) target.

# III. OIs: CONFIGURATION AND ADVANTAGES

#### A. Monolithic VLSI Technology: Advantages and Limitations

The introduction of OIs into high-performance, highcomplexity integrated circuits requires monolithic integration with standard electronic logic circuits. Microelectronic monolithic fabrication is perhaps one of the most robust and high-yield technologies in modern industry, resulting in low cost and ultrahigh levels of device integration. The number of materials and processes available for OI fabrication, however, is limited to those technologies that are compatible with microelectronics.

An important consequence of these limitations is the absence of efficient monolithic on-chip light sources. While a number of exciting scientific achievements have recently been published in the area of optical gain in silicon [3], [18], [19], high-speed, electrically driven, monolithic light sources are far from reality. It is, therefore, assumed that the most likely optical transmitter configuration is a silicon-compatible electro-optic modulator with an external laser light source. In this paper, an OI system that consists of three main parts is considered: 1) an on-chip light modulator for signal switching; 2) a waveguide to guide the light; and 3) a photodetector as a receiver. This system is illustrated in Fig. 1(b). An off-chip laser is assumed to be the light source for the OI system.

The modulator and detector have conflicting requirements with respect to light absorption. The modulator material should be transparent to minimize insertion losses, while the detector material must absorb light to generate charge carriers. Thus, different materials should be used as detector and modulator, e.g., germanium and silicon. As a result, the wavelength range between the absorption edges in silicon and germanium defines the available wavelengths for signal modulation and detection.

#### B. Optical Waveguides: Delay Advantage

Minimizing the signal propagation delay is the primary interconnect requirement for the majority of very large scale integration (VLSI) architectures. In this respect, OIs possess the intrinsic advantage of high signal propagation speed in optical waveguides, especially when the signal dispersion is negligible. A comparison of signal propagation delay in EI and the two common types of optical waveguides—a polymer waveguide and a silicon waveguide—is shown in Fig. 3. Low refractive index polymer and high refractive index silicon waveguides are chosen for comparison with EIs, as these structures represent



Fig. 3. Propagation delay of silicon and polymer waveguides as compared to EIs. The R-Soft full-vectorial finite-difference time-domain (FDTD) solver has been used to determine the waveguide properties. Both types of optical waveguides have a square cross section and are assumed to be surrounded by a cladding with a refractive index of 1.1. The core of the silicon waveguide is  $0.34 \mu m$  wide and has a refractive index of 3.4. The core of the polymer waveguide is  $1.36 \mu m$  wide and has a refractive index of 1.3.

two opposite types of optical waveguides in terms of signal propagation delay and crosstalk. Note that optical waveguides provide a significant advantage in propagation delay over electrical wires regardless of the waveguide material. Optical signal propagation is intrinsically faster than electrical propagation due to the absence of RLC impedances. While the majority of VLSI architectures are delay-limited, an effective choice for intrachip interconnects are low-delay polymer waveguides that can be realized, e.g., with low-loss optical polymers [20].

In order to exploit the propagation delay advantage offered by optical waveguides, it is necessary to first convert the electrical signal into light and then back into an electrical signal. This conversion has a fixed delay, which is nearly independent of the interconnect length for a given technology. Hence, OIs tend to have a delay advantage in longer connections, when the waveguide propagation delay dominates the overall delay.

#### IV. OIs VERSUS EIs

# A. Transmitter and Receiver: Conversion Cost and Power-Delay Product

To be considered as a candidate for replacing EIs, OIs should exhibit advantages in both delay and power for critical longdistance intrachip interconnections. If the average length of the global interconnects in a target architecture is known, it is possible to extract the conversion cost (i.e., delay and power) requirement for OIs. As an example, the OI conversion requirements for an interconnect length equal to the ITRS projected chip edge length of 17.6 mm for both polymer-core and silicon-core waveguides are shown in Fig. 4. In this figure, the EI delay is plotted as a function of distance. The optical waveguide delay is then projected back from the 17.6-mm EI delay to the y-axis as indicated by the arrow. The y-intercept of the optical waveguide delay curve indicates the maximum allowed conversion delay auin the chip edge length OI. As illustrated in Fig. 4, the combined transmitter and receiver delay should be lower than 280-370 ps for polymer waveguides and 180-270 ps for silicon waveguides.



Fig. 4. Maximum conversion cost for an on-chip OI. Left axis shows the signal propagation delay and right axis the power consumption in the interconnect.  $\tau_{M-P}$  is the maximum allowed electrical–optical–electrical conversion delay in the chip edge length polymer waveguide OI,  $\tau_{M-Si}$  is the maximum allowed conversion delay in the chip edge length silicon waveguide OI, and  $P_M$  is the maximum allowed conversion power consumption in the chip edge length OI.



Fig. 5. Circuit schematic of (a) waveguide receiver and (b) modulator driver.

Using the second y-axis in a similar way, the total power consumption should be less than 17–18 mW for chip-length OI.

The conversion penalty consists of two parts—the transmitter and receiver. The receiver consists of a photodetector that converts light into electricity and receiver circuitry that amplifies and converts the analog electrical signal into a digital voltage signal [see Fig. 5(a)]. The key issue to be addressed in the design of a photodetector is the tradeoff between detector speed and quantum efficiency (or sensitivity of the detector). Interdigitated metal–semiconductor–metal (MSM) receivers have attracted attention due to the fast response and excellent quantum efficiency. Recently, there have been a number of reports on high-speed, low-power interdigitated MSM Ge and SiGe photodetectors operating at telecommunication wavelengths [9], [10]. As compared to other Si-based photonic components, the reported performances already satisfy the requirements of on-chip global



Fig. 6. Combined power-delay product for interdigitated MSM photodetector and receiver circuits.

interconnect. By optimizing the interdigitated electrode width, the detector bandwidth can be further increased.

The power and delay product (PDP) is routinely used in the technology design process to evaluate circuit performance. Simulations of the PDP of a Ge MSM detector and receiver circuits are illustrated in Fig. 6. Note that there exists an electrode spacing at which the PDP is lowest. This minimum is a compromise between the longer carrier transit time for larger electrode spacings and the increase in the RC impedance for small electrode spacings [21]. Also note that the optimum electrode spacing differs, depending upon the detector size. Both the delay and power consumption can be further reduced by decreasing the size of the detector.

The current state of electro-optic transmitters suitable for intrachip OIs is much less advanced. A transmitter consists of a modulator and driver circuits [see Fig. 5(b)]. A series of tapered inverters is used to drive the modulator [12]. Although significant progress has recently been made [7], [8] in siliconbased modulators, these modulators do not currently provide the necessary performance to replace EIs. The main parameter for a modulator is an effective refractive index change  $\Delta n_{\rm eff}$ in the active area, or the phase shifter of the modulator. The higher  $\Delta n_{\rm eff}$ , the more compact the modulator, thereby reducing the propagation delay and power consumption. The two main types of modulators are Mach-Zehnder interferometer-based modulators [7] and microresonator-based modulators [8] (see Fig. 7). For modulators with a Mach–Zehnder interferometer structure,  $\Delta n_{\rm eff}$  determines the length of the phase shifters. For microresonator-based modulators,  $\Delta n_{\rm eff}$  determines the value of the resonance wavelength shift and therefore the extinction ratio, or the on/off contrast.

The dependence of the PDP of the modulator and driver circuits on  $\Delta n_{\rm eff}$  for both Mach–Zehnder interferometers- and microresonator-based modulators with driver circuits is shown in Fig. 8. The modulator load is modeled as a simple capacitor and is assumed to scale linearly with the modulator length at the rate of 1.7 pF/mm. Both the length and delay of a Mach–Zehnder modulator are determined by  $\Delta n_{\rm eff}$ . The length of the active region of a microresonator-based modulator is assumed to be constant; therefore,  $\Delta n_{\rm eff}$  only affects the delay. The structure of



Fig. 7. Schematic of a Mach–Zehnder modulator. (a) Interferometer based. (b) Microresonator based.



Fig. 8. Combined power-delay product of transmitter as a function of  $\Delta n_{\rm eff}$  for the 90 nm technology node. Delay and power consumption of both the modulator and receiver circuits are included in the PDP. A series of optimized tapered inverters [15] is used to drive the modulator. The transimpedance amplifier is used to amplify the photocurrent from the detector. Additional minimum-sized inverters are used to amplify the signal to a digital level. For comparison, the dashed line describes the PDP of a 10-mm-long EI.

a microresonator-based modulator is a generalized Fabry–Perot cavity, with the dimensions of the phase shifter limited by the cavity size. The PDP model is valid for any resonant structure, including two-dimensional (2-D) photonic bandgap microcavities and microring resonators as long as the active region is no larger than the cavity size. The PDP of a delay-optimized EI for a 90 nm technology node is also shown for comparison.

Fig. 8 shows that the PDP of a microresonator-based modulator is significantly better than that of a Mach–Zehnder interferometer. Microresonator-based modulators can effectively fold the active device region, thereby significantly reducing the power consumption and the driver delay. Resonant structures should easily exceed EIs in terms of the PDP, as shown in Fig. 8. While microresonators are superior to Mach–Zehnder interferometers, there are two problems that should be solved before resonant-based structures can be successfully used for intrachip applications. First, microresonators have a low fabrication tolerance. This factor may become less important as lithographic techniques improve. Second, unlike Mach–Zehnder interferometers, microresonators are susceptible to temperature fluctuations due to the dn/dT of the cavity material. While the introduction of OIs may help manage the thermal budget in multi-core processor architectures [13], OIs remain susceptible to temperature variations. Either an active or passive optical control method similar to that published in [22] is required to maintain stable device operation.

### B. Bandwidth Density Comparison

Bandwidth density is a metric that characterizes information throughput through a unit cross section of an interconnect. Generally, it is defined by the pitch of the electrical wires in EIs or optical waveguides in OIs. Optical waveguides can be reliably compared to EIs, since the size and propagation delay can be straightforwardly determined. Each type of optical waveguide produces a different propagation delay and bandwidth density, both of which are determined by the waveguide geometry and the index contrast between the waveguide core and cladding. The minimum pitch between two adjacent waveguides is determined by the crosstalk considerations. For a particular waveguide material, an optimum ratio exists between the waveguide width w and pitch p. With a fixed pitch, if a waveguide is too wide, the crosstalk is high due to the proximity between the sides of adjacent waveguides. If the waveguide is too narrow, the optical mode becomes less confined, causing a higher crosstalk due to a larger overlap between adjacent optical modes. This tradeoff for polymer waveguides is illustrated in Fig. 9(a).

To estimate the maximum bandwidth density, the minimum waveguide pitch is determined by setting the crosstalk limit to 20% in a 10-mm long interconnect. The optical signal propagation delay is determined from the  $n_{\rm eff}$  of the simulated optical mode. The resulting tradeoff is depicted in Fig. 9(b), where the waveguide delay and minimum pitch are plotted versus the refractive index of the core. A general trend is that a high-index core offers a smaller waveguide pitch, while a low-index core offers a lower propagation delay. This graph can be used to evaluate the two essential interconnect requirements—propagation delay and bandwidth density.

As illustrated in Fig. 10, optical waveguides should be spaced approximately  $0.5-3 \mu m$  from each other to avoid significant crosstalk. In contrast, a delay-optimized pitch for electrical wires is around five to seven node sizes, providing a significant advantage in bandwidth density. A comparison of the bandwidth density for delay-optimized EIs and optical waveguides is illustrated in Fig. 10. The increase in optical bandwidth density shown in the graph is due solely to the higher bit rate through the waveguides with a fixed pitch. EIs can also exploit more efficient repeaters, resulting in a higher growth in bandwidth density. Therefore, a single wavelength optical link is inferior to a delay-optimized electrical wire in terms of bandwidth density.

A viable solution to the bandwidth density problem in OIs is to use wavelength division multiplexing (WDM) to enhance the OI bandwidth density. The number of WDM channels required to match the EI bandwidth density for both SOI and polymer waveguides is shown in Fig. 11. Two types of tradeoffs can be identified from this graph. Polymer-core waveguides require higher WDM to match the bandwidth density but allow for a larger conversion delay overhead. Silicon-core waveguides,



Fig. 9. Optical waveguide analysis. (a) Sketch of the modeled waveguides (inset) and the crosstalk as a function of the w/p ratio for a 10-mm polymercore waveguide interconnect. When w/p is too small, the crosstalk is high due to a smaller mode confinement, whereas when w/p is too large, the crosstalk is high because the waveguide walls are too close. (b) The tradeoff between waveguide density and propagation delay per unit length. The graph is plotted for a 10\,mm interconnect and a maximum allowed crosstalk of 20%. The height h and width w of all of the waveguides are set equal. The cladding material is assumed to have a refractive index of 1.1, and the wavelength of light is  $1.3 \ \mu$ m. The optimum w/p ratio for each data point is determined separately.



Fig. 10. Comparison of bandwidth density of electrical wires and OIs as a function of year and technology node. For reference, the thin solid line illustrates the ITRS prediction for the clock rate. Bandwidth density is an important metric, defining the information throughput of an interconnect through a unit cross section.



Fig. 11. Number of OI WDM channels required to exceed the EI bandwidth density as a function of year.

however, permit lower WDM but require faster transmitters and receivers. Note that while only a moderate number of WDM channels is required to match the EI bandwidth density, there is an area and delay penalty associated with addition of each WDM channel. Resonant structures are naturally suited for WDM architectures and can help reduce the WDM overhead.

# V. CONCLUSION AND UPCOMING CHALLENGES

Based on the semiconductor technology roadmap, requirements and critical directions are presented for intrachip OIs. From this discussion, the following requirements should be satisfied for OIs to be competitive with EIs for intrachip global interconnects.

- The combined transmitter and receiver delays should be lower than 280–370 ps for polymer waveguides and lower than 180–270 ps for silicon waveguides for chip-length global interconnect.
- 2) The total power consumption should be comparable to that of EI ( $\sim$ 18 mW) for chip-length global interconnect.
- 3) The maximum bandwidth, or bit rate, should exceed the ITRS prediction for the clock rate.
- 4) Since the bandwidth density is expected to grow for EIs, an increasing number of WDM channels is necessary for OIs to exceed EI performance, up to nine in the case of lowindex waveguides and three for high-index waveguides by the year 2016.
- General CMOS requirements, most significantly technology compatibility and temperature stability, should be satisfied.

This discussion has identified the primary challenges for intrachip OIs to successfully compete with EIs. First, the size, delay, and power consumption of silicon-compatible modulators should be significantly reduced before any state-of-the-art modulator can be considered for on-chip applications. Second, the introduction of WDM requires the development of ultracompact integrated wavelength-selective components and efficient broadband external lasers. Finally, passive or active temperature drift compensation is necessary to ensure reliable operation of OIs.

# REFERENCES

- J. W. Goodman, F. J. Leonberger, S. Y. Kung, and R. A. Athale, "Optical interconnections for VLSI systems," *Proc. IEEE*, vol. 72, no. 7, pp. 850– 866, Jul. 1984.
- [2] N. Savage, "Linking with light," *IEEE Spectr.* vol. 39, no. 8, pp. 32–36, Aug. 2002.
- [3] H. Rong, R. Jones, A. Liu, O. Cohen, D. Hak, A. Fang, and M. Paniccia, "A continuous-wave Raman silicon laser," *Nature*, vol. 433, pp. 725–728, Feb. 2005.
- [4] P. M. Fauchet, "Light emission from Si quantum dots," *Mater. Today*, vol. 8, no. 1, pp. 26–31, Jan. 2005.
- [5] L. Pavesi, "Routes toward silicon-based laser," *Mater. Today*, vol. 8, no. 1, pp. 18–25, Jan. 2005.
- [6] S. J. McNab, N. Moll, and Yu. A. Vlasov, "Ultra-low loss photonic integrated circuit with membrane-type photonic crystal waveguides," *Opt. Express*, vol. 11, no. 22, pp. 2927–2939, Nov. 2003.
- [7] A. Liu, R. Jones, L. Liao, D. Samara-Rubio, D. Rubin, O. Cohen, R. Nicolaescu, and M. Paniccia, "A high-speed silicon optical modulator based on a metal-oxide-semiconductor capacitor," *Nature*, vol. 427, no. 6975, pp. 615–618, Feb. 2004.
- [8] Q. F. Xu, B. Schmidt, S. Pradhan, and M. Lipson, "Micrometre-scale silicon electro-optic modulator," *Nature*, vol. 435, no. 7040, pp. 325– 327, May 2005.
- [9] M. R. Reshotko, D. L. Kencke, and B. Block, "High-speed CMOS compatible photodetectors for optical interconnects," *Proc. SPIE*, Oct. 2004, vol. 5564, pp. 146–155.
- [10] S. J. Koester, J. D. Schaub, G. Dehlinger, J. O. Chu, Q. C. Ouyang, and A. Grill, "High-ffficiency, Ge-on-SOI lateral PIN photodiodes with 29 GHz bandwidth," in *Proc. Device Research Conf*, Notre Dame, IN, 2004, pp. 175–176.
- [11] M. J. Kobrinsky, B. A. Block, J.-F. Zheng, B. C. Barnett, E. Mohammed, M. Reshotko, F. Robertson, S. List, I. Young, and K. Cadien, "On-chip optical interconnects," *Intel Technol. J.*, vol. 8, no. 2, pp. 129–141, May 2004.
- [12] G. Chen, H. Chen, M. Haurylau, N. Nelson, D. H. Albonesi, P. M. Fauchet, and E. G. Friedman, "Predictions of CMOS compatible on-chip optical interconnect," in *Proc. ACM/IEEE Int. Workshop Syst. Level Interconnect Prediction*, San Francisco, CA, 2005, pp. 13–20.
- [13] N. Nelson, G. Briggs, M. Haurylau, G. Chen, H. Chen, D. H. Albonesi, E. G. Friedman, and P. M. Fauchet, "Alleviating thermal constraints while maintaining performance via silicon-based on-chip optical interconnects," in *Proc. Workshop Unique Chips and Systems*, Austin, TX, 2005, pp. 45– 52.
- [14] R. Ho, K. W. Mai, and M. A. Horowitz, "The future of wires," Proc. IEEE, vol. 89, no. 4, pp. 490–504, Apr. 2001.
- [15] V. Adler and E. G. Friedman, "Repeater design to reduce delay and power in resistive interconnect," *IEEE Trans. Circuits Syst. II, Analog Digital Signal Process*, vol. 45, no. 5, pp. 607–616, May 1998.
- [16] B. S. Cherkauer and E. G. Friedman, "A unified design methodology for CMOS tapered buffers," *IEEE Trans. Very Large Scale (VLSI) Integr. Syst.*, vol. 3, no. 1, pp. 99–111, Mar. 1995.
- [17] Y. I. Ismail and E. G. Friedman, "Effects of inductance on the propagation delay and repeater insertion in VLSI circuits," *IEEE Trans. Very Large Scale (VLSI) Integr. Syst.*, vol. 8, no. 2, pp. 195–206, Apr. 2000.
- [18] J. Ruan, P. M. Fauchet, L. Dal Negro, M. Cazzanelli, and L. Pavesi, "Stimulated emission in nanocrystalline silicon superlattices," *Appl. Phys. Lett.*, vol. 83, no. 26, pp. 5479–5481, Dec. 2003.
- [19] O. Boyraz and B. Jalali, "Demonstration of a silicon Raman laser," Opt. Express, vol. 12, no. 21, pp. 5269–5273, Oct. 2004.
- [20] L. Eldada and L. W. Shacklette, "Advances in polymer integrated optics," *IEEE J. Sel. Topics Quantum Electron.*, vol. 6, no. 1, pp. 54–68, Jan. 2000.
- [21] S. V. Averine, Y. C. Chan, and Y. L. Lam, "Geometry optimization of interdigitated Schottky-barrier metal-semiconductor-metal photodiode structures," *Solid-State Electron.*, vol. 45, no. 3, pp. 441–446, Mar. 2001.
- [22] S. M. Weiss, M. Molinari, and P. M. Fauchet, "Temperature stability for silicon-based photonic band-gap structures," *Appl. Phys. Lett.*, vol. 83, no. 10, pp. 1980–1982, Sep. 2003.



Mikhail Haurylau (S'05–A'06) received the B.S. degree in microelectronic engineering from Belarusian State University of Informatics and Radioelectronics, Minsk, Belarus, in 2001. Currently, he is working toward the Ph.D. degree in the Department of Electrical and Computer Engineering, University of Rochester, Rochester, NY.

His current research interests include the areas of tunable photonic bandgap structures, silicon-based electro-optic modulators, and on-chip OIs.



**Guoqing Chen** received the B.S. and M.S. degrees from Tsinghua University, Beijing, China, in 1998 and 2001, respectively, both in electronic engineering. Currently, he is working toward the Ph.D. degree in the Department of Electrical and Computer Engineering, University of Rochester, Rochester, NY.

His current research interests include the areas of design methodologies of interconnects in highperformance ICs, signal integrity, and on-chip OIs.



Hui Chen received the B.S. and M.S. degrees from Tianjin University, Tianjin, China, in 1996 and 1999, respectively, both in engineering thermophysics. Currently, she is working toward the Ph.D. degree in the Department of Physics and Astronomy, University of Rochester, Rochester, NY.

Her current research interests include the areas of silicon optoelectronics, silicon-based light sources and lasers, and on-chip OIs.



Jidong Zhang received the B.S. degree in physics from Tsinghua University, Beijing, China, in 1999, and the M.S. degree in condensed matter physics from the Institute of Semiconductors, Chinese Academy of Sciences, Beijing, China, in 2002. Currently, he is working toward the Ph.D. degree in the Department of Electrical and Computer Engineering, University of Rochester, Rochester, NY.

His current research interests include silicon nanostructures, silicon photonic bandgap materials, and their applications.



**Nicholas Nelson** (S'04–M'06) received the M.S. degree in electrical and computer engineering from the University of Rochester, Rochester, NY, in 2002, where he is working toward the Ph.D. degree in the Department of Electrical and Computer Engineering.

His current research interests include the areas of unique multi-processor-on-chip organizations and power amplifier control logic.



**David H. Albonesi** (S'82–M'82–SM'98) received the Ph.D. degree from the University of Massachusetts, Amherst, in 1996.

He is an Associate Professor of Electrical and Computer Engineering with Cornell University, Ithaca, NY, and a staff Member of the Computer Systems Laboratory. His current research interests include adaptive, power-efficient, and reliability-aware computer architectures, multi-threaded and multicore processors, and microarchitectures exploiting new technologies. He holds seven U.S. patents.

Dr. Albonesi has received a National Science Foundation CAREER Award and the IBM Faculty Partnership Award in 2001, 2002, and 2003.



**Eby G. Friedman** (S'78–M'79–SM'90–F'00) received the B.S. degree from Lafayette College, Easton, PA, in 1979, and the M.S. and Ph.D. degrees from the University of California, Irvine, in 1981 and 1989, respectively, all in electrical engineering.

From 1979 to 1991, he was with Hughes Aircraft Company, rising to the position of Manager of the Signal Processing Design and Test Department, where he was responsible for the design and test of high-performance digital and analog ICs. Since 1991, he has been with the Department of Electrical and

Computer Engineering at the University of Rochester, Rochester, NY, where he is a Distinguished Professor, the Director of the High Performance VLSI/IC Design and Analysis Laboratory, and the Director of the Center for Electronic Imaging Systems. He also enjoyed a sabbatical at the Technion—Israel Institute of Technology, Haifa, Israel, during 2000–2001. His current research and teaching interests include high-performance synchronous digital and mixed-signal microelectronic design and analysis with application to high-speed portable processors and low-power wireless communications. He is the author of about 250 papers and book chapters, several patents, and the author or editor of seven books in the fields of high-speed and low-power CMOS design techniques, high-speed interconnect, and the theory and application of synchronous clock distribution networks.

Dr. Friedman was the Editor-in-Chief of the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, a Member of the Editorial Board of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: ANALOG AND DIGI-TAL SIGNAL PROCESSING, CAS liaison to the Solid-State Circuits Society, Chair of the VLSI Systems and Applications CAS Technical Committee, Chair of the Electron Devices Chapter of the IEEE Rochester Section, Proram and Technical Chair of several IEEE conferences, Guest Editor of several special issues in a variety of journals. Currently, he is the Regional Editor of the Journal of Circuits, Systems, and Computers, a Member of the Editorial Boards of the PROCEEDINGS OF THE IEEE, Analog Integrated Circuits and Signal Processing, Microelectronics Journal, and Journal of VLSI Signal Processing, Chair of the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS Steering Committee, a Member of the Circuits and Systems (CAS) Society Board of Governors, and a member of the technical program committee of a number of conferences. He is a recipient of the Howard Hughes Masters and Doctoral Fellowships, an IBM University Research Award, an Outstanding IEEE Chapter Chairman Award, and a University of Rochester College of Engineering Teaching Excellence Award. He is a Senior Fulbright Fellow.



**Philippe M. Fauchet** (A'79–M'82–SM'89–F'00) received the Engineer's degree from the Faculte Polytechnique de Mons, Mons, Belgium, in 1978, the M.S. degree in engineering from Brown University, Providence, RI, in 1980, and the Ph.D. degree in applied physics from Stanford University, Stanford, CA, in 1984.

He spent one year at Stanford University as an IBM Post-Doctoral Fellow and Acting Assistant Professor, before holding a faculty position in electrical engineering with Princeton University, Princeton, NJ. He

is currently a Distinguished Professor of electrical and computer engineering at the University of Rochester, Rochester, NY, where he also is a Professor of optics, biomedical engineering, and materials science, and a Senior Scientist at the Laboratory for Laser Energetics. His current research interests include nanoscience and nanotechnology with silicon quantum dots, silicon-based LEDs and lasers, semiconductor optoelectronics and devices, OIs, silicon-based biosensors, the silicon/biology interface, and optical diagnostics. In 1998, he founded the Center for Future Health, a multidisciplinary laboratory where engineers, physicians, and social scientists develop affordable technology that can be used at home to keep individuals independent and healthy. He has authored over 350 publications, edited nine books.

Dr. Fauchet has chaired many conferences, including the 2005 IEEE Group Four Photonics Conference. He is a Fellow of the Optical Society of America and the American Physical Society. He received an IBM Faculty Development Award in 1985, an NSF Presidential Young Investigator Award in 1987, an Alfred P. Sloan Research Fellowship in 1988, and the 1990–1993 Prix Guibal & Devillez for his work on porous silicon.